TOSHIBA e-MMC Module

#### 4GB THGBM4G5D1HBAIR

### **INTRODUCTION**

THGBM4G5D1HBAIR is 4-GByte density of e-MMC Module product housed in 153 ball BGA package. This unit utilizes advanced TOSHIBA NAND flash devices and a controller chip assembled as Multi Chip Module. THGBM4G5D1HBAIR has an industry standard MMC protocol for easy use.

#### **FEATURES**

#### **THGBM4G5D1HBAIR Interface**

THGBM4G5D1HBAIR has the JEDEC/MMCA Version 4.41 interface with either 1-I/O, 4-I/O and 8-I/O mode support.

#### **Ball / Signal Allocation**

P-VFBGA153-1113-0.50-002 (11.5 x 13mm, H1.0mm max. package)



| Pin Number | Name | Pin Number | Name | Pin Number | Name  | Pin Number | Name |
|------------|------|------------|------|------------|-------|------------|------|
| A3         | DAT0 | C2         | VDDi | J10        | Vcc   | N4         | VccQ |
| A4         | DAT1 | C4         | VssQ | K5         | RST_n | N5         | VssQ |
| A5         | DAT2 | C6         | VccQ | K8         | Vss   | P3         | VccQ |
| B2         | DAT3 | E6         | Vcc  | K9         | Vcc   | P4         | VssQ |
| В3         | DAT4 | E7         | Vss  | M4         | VccQ  | P5         | VccQ |
| B4         | DAT5 | F5         | Vcc  | M5         | CMD   | P6         | VssQ |
| B5         | DAT6 | G5         | Vss  | M6         | CLK   |            |      |
| В6         | DAT7 | H10        | Vss  | N2         | VssQ  |            |      |

NC: No Connect, can be connected to ground or left floating.

RFU: Reserved for Future Use, should be left floating for future use.

#### **Part Number**

#### Available e-MMC Module Product - Part Number

| TOSHIBA Part Number | Density | Package Size                 | NAND Flash Type     | Weight     |
|---------------------|---------|------------------------------|---------------------|------------|
| THGBM4G5D1HBAIR     | 4-GByte | 11.5mm x 13.0mm x 1.0mm(max) | 1 x 32Gbit MLC 24nm | 0.25g typ. |

#### **Operating Temperature and Humidity Conditions**

-25°C to +85°C, and 0%RH to 95%RH non-condensing

#### **Storage Temperature and Humidity Conditions**

-40°C to +85°C, and 0%RH to 95%RH non-condensing

#### **Performance**

52MHz / x8 mode / Sequential Access (2MByte Access Size)

| TOSHIBA Part Number | Density | NAND Flash Type          | Interleave     | Mode | Typ. Performance [MB/sec] |       |
|---------------------|---------|--------------------------|----------------|------|---------------------------|-------|
| 100mBAT are ramber  | Domony  |                          | Operation      |      | Read                      | Write |
| THGBM4G5D1HBAIR     | 4-GByte | 4 OD-4- 4 2006-4-MI O 04 |                | SDR  | 45                        | 12    |
| THGBIVI4G3D THBAIR  | 4-GByle | 1 x 32Gbit MLC 24nm      | Non Interleave | DDR  | 45                        | 12    |

### **Power Supply**

Vcc = 2.7V to 3.6V,

VccQ = 1.65V to 1.95V / 2.7V to 3.6V

### **Operating Current (RMS)**

| TOSHIBA Part Number | Density | NAND Flash Type     | Interleave<br>Operation | Mode | Max Operating Current [mA] |
|---------------------|---------|---------------------|-------------------------|------|----------------------------|
| THGBM4G5D1HBAIR     | 4-GBvte | 1 x 32Gbit MLC 24nm | Non Interleave          | SDR  | 90                         |
| THGDIVI4G3D THBAIR  | 4-ODyte | 1 X 32GDIT MLC 24nm | 14011 III.elieave       | DDR  | 90                         |

The measurement for max RMS current is done as average RMS current consumption over a period of 100ms

### **Sleep Mode Current**

| TOSHIBA Part    | Density | NAND Flash Type     | Interleave     | Iccqs   | [uA]    | lccqs+lccs [uA] |         |
|-----------------|---------|---------------------|----------------|---------|---------|-----------------|---------|
| Number          | Density | NAND Flash Type     | Operation      | Typ. *1 | Max. *2 | Typ. *1         | Max. *2 |
| THGBM4G5D1HBAIR | 4-GByte | 1 x 32Gbit MLC 24nm | Non Interleave | 75      | 280     | 100             | 340     |

<sup>\*1 :</sup> The conditions of typical values are 25°C, and VccQ = 3.3V or 1.8V.

<sup>\*2 :</sup> The conditions of maximum values are 85°C, and VccQ = 3.6V or 1.95V.

### **Product Architecture**

The diagram in Figure 1 illustrates the main functional blocks of the THGBM4G5D1HBAIR. Specification of the  $C_{REG}$  and recommended values of the  $C_{VCC}$ , and  $C_{VCCQ}$  in the Figure 1 are as follows.

| Parameter                        | Symbol            | Unit | Min.  | Тур.      | Max. |
|----------------------------------|-------------------|------|-------|-----------|------|
| V <sub>DDi</sub> capacitor value | C <sub>REG</sub>  | μF   | 0.10* | -         | 1.00 |
| V <sub>CC</sub> capacitor value  | C <sub>VCC</sub>  | μF   | -     | 2.2 + 0.1 | -    |
| V <sub>CCQ</sub> capacitor value | C <sub>VCCQ</sub> | μF   | -     | 2.2 + 0.1 | -    |

 $<sup>^{\</sup>star}$  Toshiba recommends that the minimum value should be usually applied as the value of C<sub>REG</sub>. C<sub>REG</sub> shall be compliant with X5R/X7R of EIA standard or B of JIS standard.



Figure 1 THGBM4G5D1HBAIR Block Diagram

### **PRODUCT SPECIFICATIONS**

### **Package Dimensions**



13'00

## **Density Specifications**

| TOSHIBA         | Density Interleave Operation |                | User Area Density | SEC_COUNT in |
|-----------------|------------------------------|----------------|-------------------|--------------|
| Part Number     |                              |                | [Bytes]           | Extended CSD |
| THGBM4G5D1HBAIR | 4-Gbyte                      | Non Interleave | 3,959,422,976     | 0x00760000   |

<sup>1)</sup> User area density shall be reduced if enhanced user data area is defined.

# **Register Informations**

### **OCR Register**

| OCR bit | VDD Voltage window                               | Value        |  |  |  |
|---------|--------------------------------------------------|--------------|--|--|--|
| [6:0]   | Reserved                                         | 000 0000b    |  |  |  |
| [7]     | 1.70-1.95                                        | 1b           |  |  |  |
| [14:8]  | 2.0-2.6                                          | 000 0000b    |  |  |  |
| [23:15] | 2.7-3.6                                          | 1 1111 1111b |  |  |  |
| [28:24] | Reserved                                         | 0 0000b      |  |  |  |
| [30:29] | Access Mode                                      | 10b          |  |  |  |
| [31]    | ( card power up status bit (busy) ) <sup>1</sup> |              |  |  |  |

<sup>1)</sup> This bit is set to LOW if the card has not finished the power up routine.

### **CID Register**

| CID-slice   | Name                 | Field | Width | Value                        |
|-------------|----------------------|-------|-------|------------------------------|
| [127:120]   | Manufacturer ID      | MID   | 8     | 0001 0001b                   |
| [119:114] * | Reserved             | -     | 6     | 0b                           |
| [113:112] * | Card/BGA             | CBX   | 2     | 01b                          |
| [111:104] * | OEM/Application ID   | OID   | 8     | 0b                           |
| [103:56]    | Product name         | PNM   | 48    | 0x30 30 34 47 34 39 (004G49) |
| [55:48]     | Product revision     | PRV   | 8     | 0x00                         |
| [47:16]     | Product serial       | PSN   | 32    | Serial number                |
| [15:8]      | Manufacturing date   | MDT   | 8     | see-JEDEC Specification      |
| [7:1]       | CRC7 checksum        | CRC   | 7     | CRC7                         |
| [0]         | Not used, always '1' | -     | 1     | 1b                           |

5

# **CSD Register**

| CSD-slice | Name                                               | Field              | Width | Cell Type | Value |
|-----------|----------------------------------------------------|--------------------|-------|-----------|-------|
| [127:126] | CSD structure                                      | CSD_STRUCTURE      | 2     | R         | 0x3   |
| [125:122] | System specification version                       | SPEC_VERS          | 4     | R         | 0x4   |
| [121:120] | Reserved                                           | -                  | 2     | R         | 0x0   |
| [119:112] | Data read access-time 1                            | TAAC               | 8     | R         | 0x0E  |
| [111:104] | Data read access-time 2 in CLK cycles (NSAC * 100) | NSAC               | 8     | R         | 0x00  |
| [103:96]  | Max. bus clock frequency                           | TRAN_SPEED         | 8     | R         | 0x32  |
| [95:84]   | Card command classes                               | ccc                | 12    | R         | 0x0F5 |
| [83:80]   | Max. read data block length                        | READ_BL_LEN        | 4     | R         | 0x9   |
| [79]      | Partial blocks for read allowed                    | READ_BL_PARTIAL    | 1     | R         | 0x0   |
| [78]      | Write block misalignment                           | WRITE_BLK_MISALIGN | 1     | R         | 0x0   |
| [77]      | Read block misalignment                            | READ_BLK_MISALIGN  | 1     | R         | 0x0   |
| [76]      | DSR implemented                                    | DSR_IMP            | 1     | R         | 0x0   |
| [75:74]   | Reserved                                           | -                  | 2     | R         | 0x0   |
| [73:62]   | Device size                                        | C_SIZE             | 12    | R         | 0xFFF |
| [61:59]   | Max. read current @ VDD min.                       | VDD_R_CURR_MIN     | 3     | R         | 0x7   |
| [58:56]   | Max. read current @ VDD max.                       | VDD_R_CURR_MAX     | 3     | R         | 0x7   |
| [55:53]   | Max. write current @ VDD min.                      | VDD_W_CURR_MIN     | 3     | R         | 0x7   |
| [52:50]   | Max. write current @ VDD max.                      | VDD_W_CURR_MAX     | 3     | R         | 0x7   |
| [49:47]   | Device size multiplier                             | C_SIZE_MULT        | 3     | R         | 0x7   |
| [46:42]   | Erase group size                                   | ERASE_GRP_SIZE     | 5     | R         | 0x1F  |
| [41:37]   | Erase group size multiplier                        | ERASE_GRP_MULT     | 5     | R         | 0x1F  |
| [36:32]   | Write protect group size                           | WP_GRP_SIZE        | 5     | R         | 0x03  |
| [31]      | Write protect group enable                         | WP_GRP_ENABLE      | 1     | R         | 0x1   |
| [30:29]   | Manufacturer default ECC                           | DEFAULT_ECC        | 2     | R         | 0x0   |
| [28:26]   | Write speed factor                                 | R2W_FACTOR         | 3     | R         | 0x5   |
| [25:22]   | Max. write data block length                       | WRITE_BL_LEN       | 4     | R         | 0x9   |
| [21]      | Partial blocks for write allowed                   | WRITE_BL_PARTIAL   | 1     | R         | 0x0   |
| [20:17]   | Reserved                                           | -                  | 4     | R         | 0x0   |
| [16]      | Content protection application                     | CONTENT_PROT_APP   | 1     | R         | 0x0   |
| [15]      | File format group                                  | FILE_FORMAT_GRP    | 1     | R/W       | 0x0   |
| [14]      | Copy flag (OTP)                                    | COPY               | 1     | R/W       | 0x0   |
| [13]      | Permanent write protection                         | PERM_WRITE_PROTECT | 1     | R/W       | 0x0   |
| [12]      | Temporary write protection                         | TMP_WRITE_PROTECT  | 1     | R/W/E     | 0x0   |
| [11:10]   | File format                                        | FILE_FORMAT        | 2     | R/W       | 0x0   |
| [9:8]     | ECC code                                           | ECC                | 2     | R/W/E     | 0x0   |
| [7:1]     | CRC                                                | CRC                | 7     | R/W/E     | CRC   |
| [0]       | Not used, always '1'                               | -                  | 1     | -         | 0x1   |

## **Extended CSD Register**

| CSD-slice | Name                                                   | Field                      | Size<br>(Bytes) | Cell Type | Value      |
|-----------|--------------------------------------------------------|----------------------------|-----------------|-----------|------------|
| [511:505] | Reserved                                               | -                          | 7               | -         | All '0'    |
| [504]     | Supported Command Sets                                 | S_CMD_SET                  | 1               | R         | 0x00       |
| [503]     | HPI features                                           | HPI_FEATURES               | 1               | R         | 0x01       |
| [502]     | Background operations support                          | BKOPS_SUPPORT              | 1               | R         | 0x01       |
| [501:247] | Reserved                                               | -                          | 255             | -         | All '0'    |
| [246]     | Background operations status                           | BKOPS_STATUS               | 1               | R         | 0x00       |
| [245:242] | Number of correctly programmed sectors                 | CORRECTLY _PRG_SECTORS_NUM | 4               | R         | 0x00000000 |
| [241]     | 1 <sup>st</sup> initialization time after partitioning | INI_TIMEOUT_AP             | 1               | R         | 0x1E       |
| [240]     | Reserved                                               | -                          | 1               | -         | 0x00       |
| [239]     | Power class for 52MHz, DDR @ 3.6V                      | PWR_CL_DDR_52_360          | 1               | R         | 0x00       |
| [238]     | Power class for 52MHz, DDR @ 1.95V                     | PWR_CL_DDR_52_195          | 1               | R         | 0x44       |
| [237:236] | Reserved                                               | -                          | 2               | -         | All '0'    |
| [235]     | Minimum Write Performance for 8bit @ 52MHz in DDR mode | MIN_PERF_DDR_W_8_52        | 1               | R         | 0x00       |
| [234]     | Minimum Read Performance for 8bit @ 52MHz in DDR mode  | MIN_PERF_DDR_R_8_52        | 1               | R         | 0x3C       |
| [233]     | Reserved                                               | -                          | 1               | -         | 0x00       |
| [232]     | TRIM Multiplier                                        | TRIM_MULT                  | 1               | R         | 0x04       |
| [231]     | Secure Feature support                                 | SEC_FEATURE_SUPPORT        | 1               | R         | 0x15       |
| [230]     | Secure Erase Multiplier                                | SEC_ERASE_MULT             | 1               | R         | 0x10       |
| [229]     | Secure TRIM Multiplier                                 | SEC_TRIM_MULT              | 1               | R         | 0x42       |
| [228]     | Boot information                                       | BOOT_INFO                  | 1               | R         | 0x07       |
| [227]     | Reserved                                               | -                          | 1               | R         | 0x00       |
| [226]     | Boot partition size                                    | BOOT_SIZE_MULTI            | 1               | R         | 0x08       |
| [225]     | Access size                                            | ACC_SIZE                   | 1               | R         | 0x06       |
| [224]     | High-capacity erase unit size                          | HC_ERASE_GRP_SIZE          | 1               | R         | 0x04       |
| [223]     | High-capacity erase timeout                            | ERASE_TIMEOUT_MULT         | 1               | R         | 0x02       |
| [222]     | Reliable write sector count                            | REL_WR_SEC_C               | 1               | R         | 0x10       |
| [221]     | High-capacity write protect group size                 | HC_WP_GRP_SIZE             | 1               | R         | 0x01       |
| [220]     | Sleep current (Vcc)                                    | S_C_VCC                    | 1               | R         | 0x06       |
| [219]     | Sleep current (VccQ)                                   | S_C_VCCQ                   | 1               | R         | 0x09       |
| [218]     | Reserved                                               | -                          | 1               | -         | 0x00       |
| [217]     | Sleep/awake timeout                                    | S_A_TIMEOUT                | 1               | R         | 0x10       |
| [216]     | Reserved                                               | -                          | 1               | -         | 0x00       |
| [215:212] | Sector Count                                           | SEC_COUNT                  | 4               | R         | 0x00760000 |
| [211]     | Reserved                                               | -                          | 1               | -         | 0x00       |
| [210]     | Minimum Write Performance for 8bit<br>@ 52MHz          | MIN_PERF_W_8_52            | 1               | R         | 0x00       |
| [209]     | Minimum Read Performance 8bit<br>@ 52MHz               | MIN_PERF_R_8_52            | 1               | R         | 0x64       |

| CSD-slice | Name                                                          | Field                 | Size<br>(Bytes) | Cell Type          | Value |
|-----------|---------------------------------------------------------------|-----------------------|-----------------|--------------------|-------|
| [208]     | Minimum Write Performance for 8bit @ 26MHz, for 4bit at 52MHz | MIN_PERF_W_8_26_4_52  | 1               | R                  | 0x00  |
| [207]     | Minimum Read Performance for 8 bit @ 26MHz, for 4bit at 52MHz | MIN_PERF_R_8_26_4_52  | 1               | R                  | 0x3C  |
| [206]     | Minimum Write Performance for 4bit @ 26MHz                    | MIN_PERF_W_4_26       | 1               | R                  | 0x00  |
| [205]     | Minimum Read Performance for 4bit @ 26MHz                     | MIN_PERF_R_4_26       | 1               | R                  | 0x1E  |
| [204]     | Reserved                                                      | -                     | 1               | -                  | 0x00  |
| [203]     | Power class for 26MHz @ 3.6V                                  | PWR_CL_26_360         | 1               | R                  | 0x00  |
| [202]     | Power class for 52MHz @ 3.6V                                  | PWR_CL_52_360         | 1               | R                  | 0x00  |
| [201]     | Power class for 26MHz @ 1.95V                                 | PWR_CL_26_195         | 1               | R                  | 0x44  |
| [200]     | Power class for 52MHz @ 1.95V                                 | PWR_CL_52_195         | 1               | R                  | 0x44  |
| [199]     | Partition switching timing                                    | PARTITION_SWITCH_TIME | 1               | R                  | 0x01  |
| [198]     | Out-of-interrupt busy timing                                  | OUT_OF_INTERRUPT_TIME | 1               | R                  | 0x05  |
| [197]     | Reserved                                                      | -                     | 1               | -                  | 0x00  |
| [196]     | Card Type                                                     | CARD_TYPE             | 1               | R                  | 0x07  |
| [195]     | Reserved                                                      | -                     | 1               | -                  | 0x00  |
| [194]     | CSD structure version                                         | CSD_STRUCTURE         | 1               | R                  | 0x02  |
| [193]     | Reserved                                                      | -                     | 1               | -                  | 0x00  |
| [192]     | Extended CSD revision                                         | EXT_CSD_REV           | 1               | R                  | 0x05  |
| [191]     | Command Set                                                   | CMD_SET               | 1               | R/W/E_P            | 0x00  |
| [190]     | Reserved                                                      | -                     | 1               | -                  | 0x00  |
| [189]     | Command set revision                                          | CMD_SET_REV           | 1               | R                  | 0x00  |
| [188]     | Reserved                                                      | -                     | 1               | -                  | 0x00  |
| [187]     | Power class <sup>1</sup>                                      | POWER_CLASS           | 1               | R/W/E_P            | 0x00  |
| [186]     | Reserved                                                      | -                     | 1               |                    | 0x00  |
| [185]     | High-speed interface timing                                   | HS_TIMING             | 1               | R/W/E_P            | 0x00  |
| [184]     | Reserved                                                      |                       | 1               | -                  | 0x00  |
| [183]     | Bus width mode                                                | BUS_WIDTH             | 1               | W/E_P              | 0x00  |
| [182]     | Reserved                                                      | -                     | 1               | -                  | 0x00  |
| [181]     | Erased memory content                                         | ERASED_MEM_CONT       | 1               | R                  | 0x01  |
| [180]     | Reserved                                                      | -                     | 1               |                    | 0x00  |
| [179]     | Partition configuration                                       | PARTITION_CONFIG      | 1               | R/W/E &<br>R/W/E_P | 0x00  |
| [178]     | Boot config protection                                        | BOOT_CONFIG_PROT      | 1               | R/W &<br>R/W/C_P   | 0x00  |
| [177]     | Boot bus width                                                | BOOT_BUS_WIDTH        | 1               | R/W/E              | 0x00  |
| [176]     | Reserved                                                      | -                     | 1               | -                  | 0x00  |
| [175]     | High-density erase group definition                           | ERASE_GROUP_DEF       | 1               | R/W/E_P            | 0x00  |
| [174]     | Reserved                                                      | -                     | 1               | -                  | 0x00  |
| [173]     | Boot area write protection register                           | BOOT_WP               | 1               | R/W &<br>R/W/C_P   | 0x00  |
| [172]     | Reserved                                                      | _                     | 1               | _                  | 0x00  |

| CSD-slice | Name                                        | Field                           | Size<br>(Bytes) | Cell Type                       | Value    |
|-----------|---------------------------------------------|---------------------------------|-----------------|---------------------------------|----------|
| [171]     | User area write protection register         | USER_WP                         | 1               | R/W,<br>R/W/C_P<br>&<br>R/W/E_P | 0x00     |
| [170]     | Reserved                                    | -                               | 1               | -                               | 0x00     |
| [169]     | FW configuration                            | FW_CONFIG                       | 1               | R/W                             | 0x00     |
| [168]     | RPMB Size                                   | RPMB_SIZE_MULT                  | 1               | R                               | 0x01     |
| [167]     | Write reliability setting register          | WR_REL_SET                      | 1               | R/W                             | 0x00     |
| [166]     | Write reliability parameter register        | WR_REL_PARAM                    | 1               | R                               | 0x05     |
| [165]     | Reserved                                    | -                               | 1               | -                               | 0x00     |
| [164]     | Manually start background operations        | BKOPS_START                     | 1               | W/E_P                           | 0x00     |
| [163]     | Enable background operations handshake      | BKOPS_EN                        | 1               | R/W                             | 0x00     |
| [162]     | H/W reset function                          | RST_n_FUNCTION                  | 1               | R/W                             | 0x00     |
| [161]     | HPI management                              | HPI_MGMT                        | 1               | R/W/E_P                         | 0x00     |
| [160]     | Partitioning Support                        | PARTITIONING_SUPPORT            | 1               | R                               | 0x03     |
| [159:157] | Max Enhanced Area Size <sup>2</sup>         | MAX_ENH_SIZE_MULT               | 3               | R                               | 0x0003B0 |
| [156]     | Partitions attribute                        | PARTITIONS_ATTRIBUTE            | 1               | R/W                             | 0x00     |
| [155]     | Partitioning Setting                        | PARTITION_SETTING_<br>COMPLETED | 1               | R/W                             | 0x00     |
| [154:143] | General Purpose Partition Size <sup>3</sup> | GP_SIZE_MULT                    | 12              | R/W                             | 0x00     |
| [142:140] | Enhanced User Data Area Size 4              | ENH_SIZE_MULT                   | 3               | R/W                             | 0x00     |
| [139:136] | Enhanced User Data Start Address            | ENH_START_ADDR                  | 4               | R/W                             | 0x00     |
| [135]     | Reserved                                    | -                               | 1               | -                               | 0x00     |
| [134]     | Bad Block Management mode                   | SEC_BAD_BLK_MGMNT               | 1               | R/W                             | 0x00     |
| [133:0]   | Reserved                                    | -                               | 134             | -                               | All '0'  |

- 1) Although POWER\_CLASS [187] Field can be re-written by host, e-MMC does not support any power budget management.
- 2) Max Enhanced Area Size (MAX\_ENH\_SIZE\_MULT [159:157]) has to be calculated by following formula. Max Enhanced Area = MAX\_ENH\_SIZE\_MULT x HC\_WP\_GRP\_SIZE x HC\_ERASE\_GPR\_SIZE x 512kBytes  $\sum_{i=1}^{4} \text{Enhanced general partition size}(i) + \text{Enhanced user data area} \leq \text{Max enhanced area}$
- 3) General Purpose Partition Size (GP\_SIZE\_MULT\_GP0 GP\_SIZE\_MULT\_GP3 [154:143]) has to be calculated by following formula.

$$\label{eq:GPSIZE_MULT_X_2 x 2^16 + GP_SIZE_MULT_X_1 x 2^8 + GP_SIZE_MULT_X_0 x 2^0) x HC_WP_GRP_SIZE x HC_ERASE_GPR_SIZE x 512kBytes}$$

4) Enhanced User Data Area Size (ENH\_SIZE\_MULT [142:140]) has to be calculated by following formula.

# **ELECTRICAL CHARACTERISTICS**

### **DC Characteristics**

#### General

| Parameter                                                                                                           | Symbol | Test Conditions | Min  | Max      | Unit |
|---------------------------------------------------------------------------------------------------------------------|--------|-----------------|------|----------|------|
| Peak voltage on all lines                                                                                           |        |                 | -0.5 | VccQ+0.5 | V    |
| All Inputs                                                                                                          |        |                 |      |          |      |
| Input Leakage Current (before initialization sequence <sup>1</sup> and/or the internal pull up resistors connected) |        |                 | -100 | 100      | uA   |
| Input Leakage Current (after initialization sequence and the internal pull up resistors disconnected)               |        |                 | -10  | 10       | uA   |
| All Outputs                                                                                                         |        |                 |      |          |      |
| Output Leakage Current (before initialization sequence)                                                             |        |                 | -100 | 100      | uA   |
| Output Leakage Current (after initialization sequence)                                                              |        |                 | -10  | 10       | uA   |

<sup>1)</sup> Initialization sequence is defined in Section 12.3 of JEDEC/MMCA Standard 4.4

# **Power Supply Voltage**

| Parameter                | Symbol          | Test Conditions | Min  | Max  | Unit |
|--------------------------|-----------------|-----------------|------|------|------|
| Supply voltage 1         | V <sub>CC</sub> |                 | 2.7  | 3.6  | V    |
| Cupply valtage 2         | VccQ            |                 | 1.65 | 1.95 | V    |
| Supply voltage 2         | VCCQ            |                 | 2.7  | 3.6  | V    |
| Supply power-up for 3.3V | tPRUH           |                 |      | 35   | ms   |
| Supply power-up for 1.8V | tPRUL           |                 |      | 25   | ms   |

### **Supply Current**

| Parameter         |        | Symbol                              | Interleave Operation | Mode | Min | Max | Unit |
|-------------------|--------|-------------------------------------|----------------------|------|-----|-----|------|
|                   | Read   | Inon                                | Non Interleave —     | SDR  |     | 90  | mA   |
| Operation (RMS)   | Neau   | ead I <sub>ROP</sub> Non Interleave |                      | DDR  | _   | 90  | mA   |
| Operation (Nivio) | Write  | huas                                | Non Interleave       | SDR  | _   | 70  | mA   |
|                   | vvrite | IWOP                                | Non intelleave       | DDR  |     | 70  | mA   |

### Internal resistance and Device capacitance

| Parameter                               | Symbol            | Test Conditions | Min | Max | Unit |
|-----------------------------------------|-------------------|-----------------|-----|-----|------|
| Single device capacitance               | C <sub>CARD</sub> |                 | _   | 9   | pF   |
| Internal pull up resistance DAT1 – DAT7 | R <sub>INT</sub>  |                 | 10  | 150 | kOhm |

10

### **Bus Signal Levels**



## **Open-Drain Mode Bus Signal Level**

| Parameter           | Symbol          | Test Conditions          | Min        | Max | Unit |
|---------------------|-----------------|--------------------------|------------|-----|------|
| Output HIGH voltage | V <sub>OH</sub> | I <sub>OH</sub> = -100uA | VccQ - 0.2 | _   | V    |
| Output LOW voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 2mA    | _          | 0.3 | V    |

# Push-Pull Mode Bus Signal Level (High-Voltage)

| Parameter           | Symbol          | Test Conditions Min                            |                       | Max          | Unit |
|---------------------|-----------------|------------------------------------------------|-----------------------|--------------|------|
| Output HIGH voltage | V <sub>OH</sub> | I <sub>OH</sub> = -100uA @ V <sub>DD min</sub> | 0.75 * VccQ           | _            | ٧    |
| Output LOW voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 100uA @ V <sub>DD min</sub>  | _                     | 0.125 * VccQ | ٧    |
| Input HIGH voltage  | V <sub>IH</sub> |                                                | 0.625* VccQ           | VccQ + 0.3   | ٧    |
| Input LOW voltage   | V <sub>IL</sub> |                                                | V <sub>SS</sub> - 0.3 | 0.25 * VccQ  | ٧    |

# Push-Pull Mode Bus Signal Level (Dual-Voltage)

| Parameter           | Symbol          | Test Conditions                              | Min                   | Max         | Unit |
|---------------------|-----------------|----------------------------------------------|-----------------------|-------------|------|
| Output HIGH voltage | V <sub>OH</sub> | I <sub>OH</sub> = -2mA @ V <sub>DD min</sub> | VccQ - 0.45           | _           | V    |
| Output LOW voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 2mA @ V <sub>DD min</sub>  | _                     | 0.45        | ٧    |
| Input HIGH voltage  | V <sub>IH</sub> |                                              | 0.65 * VccQ           | VccQ + 0.3  | V    |
| Input LOW voltage   | V <sub>IL</sub> |                                              | V <sub>SS</sub> - 0.3 | 0.35 * VccQ | ٧    |

11

### **Bus Signal Levels**



Data must always be sampled on the rising edge of the clock.

### **Card Interface Timings (High-speed interface timing)**

| Parameter                                            | Symbol                      | Test Conditions                              | Min | Max  | Unit |
|------------------------------------------------------|-----------------------------|----------------------------------------------|-----|------|------|
| Clock frequency Data Transfer Mode (PP) <sup>2</sup> | f <sub>pp</sub><br>(=1/tPP) | C <sub>L</sub> <= 30pF<br>Tolerance: +100KHz | 0   | 52   | MHz  |
| Clock frequency Identification Mode (OD)             | f <sub>OD</sub>             | Tolerance: +20KHz                            | 0   | 400  | KHz  |
| Clock High time                                      | t <sub>WH</sub>             | C <sub>L</sub> <= 30pF                       | 6.5 | _    | ns   |
| Clock low time                                       | t <sub>WL</sub>             | C <sub>L</sub> <= 30pF                       | 6.5 | _    | ns   |
| Clock rise time                                      | t <sub>TLH</sub>            | C <sub>L</sub> <= 30pF                       | _   | 3    | ns   |
| Clock fall time                                      | t <sub>THL</sub>            | C <sub>L</sub> <= 30pF                       | _   | 3    | ns   |
| Inputs CMD,DAT (referenced to CLK)                   |                             |                                              |     |      |      |
| Input set-up time                                    | t <sub>ISU</sub>            | C <sub>L</sub> <= 30pF                       | 3   | _    | ns   |
| Input hold time                                      | t <sub>IH</sub>             | C <sub>L</sub> <= 30pF                       | 3   | _    | ns   |
| Outputs CMD,DAT (referenced to CLK)                  |                             |                                              |     |      |      |
| Output Delay time during Data Transfer               | todly                       | C <sub>L</sub> <= 30pF                       | _   | 13.7 | ns   |
| Output hold time                                     | toH                         | C <sub>L</sub> <= 30pF                       | 2.5 | _    | ns   |
| Signal rise time <sup>4</sup>                        | t <sub>rise</sub>           | C <sub>L</sub> <= 30pF                       | _   | 3    | ns   |
| Signal fall time                                     | t <sub>fall</sub>           | C <sub>L</sub> <= 30pF                       | _   | 3    | ns   |

- 1) CLK timing is measured at 50% of VccQ
- 2) THGBM4G5D1HBAIR shall support the full frequency range from 0-26MHz, or 0-52MHz
- 3) e-MMC can operate as high-speed interface timing at 26MHz clock frequency.
- 4) CLK rise and fall times are measured by min(VIH) and max(VIL).
- 5) Inputs CMD,DAT rise and fall times area measured by min(VIH) and max(VIL), and outputs CMD, DAT rise and fall times are measured by min(VOH) and max(VOL).

### Card Interface Timings (Backward-compatible interface timing)

| Parameter                                            | Symbol                      | Test Conditions        | Min  | Max | Unit |
|------------------------------------------------------|-----------------------------|------------------------|------|-----|------|
| Clock frequency Data Transfer Mode (PP) <sup>2</sup> | f <sub>pp</sub><br>(=1/tPP) | C <sub>L</sub> <= 30pF | 0    | 26  | MHz  |
| Clock frequency Identification Mode (OD)             | f <sub>OD</sub>             | Tolerance: +20KHz      | 0    | 400 | KHz  |
| Clock high time                                      | t <sub>WH</sub>             | C <sub>L</sub> <= 30pF | 10   | _   | ns   |
| Clock low time                                       | t <sub>WL</sub>             | C <sub>L</sub> <= 30pF | 10   | _   | ns   |
| Clock rise time                                      | t <sub>TLH</sub>            | C <sub>L</sub> <= 30pF | _    | 10  | ns   |
| Clock fall time                                      | t <sub>THL</sub>            | C <sub>L</sub> <= 30pF | _    | 10  | ns   |
| Inputs CMD,DAT (referenced to CLK)                   |                             |                        |      |     |      |
| Input set-up time                                    | t <sub>ISU</sub>            | C <sub>L</sub> <= 30pF | 3    | _   | ns   |
| Input hold time                                      | t <sub>IH</sub>             | C <sub>L</sub> <= 30pF | 3    | _   | ns   |
| Outputs CMD,DAT (referenced to CLK)                  |                             |                        |      |     |      |
| Output set-up time <sup>5</sup>                      | tosu                        | C <sub>L</sub> <= 30pF | 11.7 | _   | ns   |
| Output hold time <sup>5</sup>                        | tон                         | C <sub>L</sub> <= 30pF | 8.3  | _   | ns   |

<sup>1)</sup> The e-MMC must always start with the backward-compatible interface timing. The timing mode can be switched to high-speed interface timing by the host sending the SWITCH command (CMD6) with the argument for high-speed interface select.

<sup>2)</sup> CLK timing is measured at 50% of VccQ

<sup>3)</sup> For compatibility with e-MMCs that support the v4.2 standard or earlier, host should not use >20MHz before switching to high-speed interface timing.

<sup>4)</sup> CLK rise and fall times are measured by min(VIH) and max(VIL).

<sup>5)</sup> tOSU and tOH are defined as values from clock rising edge. However, the e-MMC device will utilize clock falling edge to output data in backward compatibility mode. Therefore, it is recommended for hosts either to set tWL value as long as possible within the range which will not go over tCK-tOH(min) in the system or to use slow clock frequency, so that host could have data set up margin for the device.

#### Bus Timing for DAT signals for during 2x data rate operation

These timings applies to the DAT[7:0] signals only when the device is configured for dual data mode operation. In this dual data mode, the DAT signals operates synchronously of both the rising and the falling edges of CLK. the CMD signal still operates synchronously of the rising edge of CLK and therefore complies with the bus timing specified in High-speed interface timing or Backward-compatible interface timing.



High-speed dual data rate interface timings

| Parameter                                   | Symbol             | Min    | Max   | Unit  | Remark <sup>1</sup>          |
|---------------------------------------------|--------------------|--------|-------|-------|------------------------------|
| raianietei                                  | Syllibol           | IVIIII | IVIAX | Ullit | Remark                       |
| Input CLK 1                                 |                    |        |       |       |                              |
| Clock duty cycle                            |                    | 45     | 55    | %     | Includes jitter, phase noise |
| Input DAT (referenced to CLK-DDR mode)      |                    |        |       |       |                              |
| Input set-up time                           | tISUddr            | 2.5    |       | ns    | CL ≤ 15pF                    |
| Input hold time                             | t <sub>lHddr</sub> | 2.5    |       | ns    | CL ≤ 15pF                    |
| Output DAT (referenced to CLK-DDR mode)     |                    |        |       |       |                              |
| Output delay time during data transfer      | toDLYddr           | 1.5    | 7     | ns    | CL ≤ 15pF                    |
| Signal rise time (all signals) <sup>2</sup> | t <sub>RISE</sub>  |        | 2     | ns    | CL ≤ 15pF                    |
| Signal fall time (all signals)              | t <sub>FALL</sub>  | _      | 2     | ns    | CL ≤ 15pF                    |

<sup>1)</sup> CLK timing is measured at 50% of VccQ.

<sup>2)</sup> Inputs CMD, DAT rise and fall times are measured by min (VIH) and max (VIL), and outputs CMD, DAT rise and fall times are measured by min (VOH) and max (VOL).

### **H/W Reset Operation**



(Note) \*1 : Device will detect the rising edge of RST\_n signal to trigger internal reset sequence

### **H/W Reset Timings**

| Parameter                         | Symbol | Test Conditions | Min              | Max | Unit |
|-----------------------------------|--------|-----------------|------------------|-----|------|
| RST_n pulse width                 | tRSTW  |                 | 1                | _   | us   |
| RST_n to Command time             | tRSCA  |                 | 200 <sup>1</sup> | _   | us   |
| RST_n high period (interval time) | tRSTH  |                 | 1                | _   | us   |

<sup>1) 74</sup> cycles of clock signal required before issuing CMD1 or CMD0 with argument 0xFFFFFFA

#### **Functional restrictions**

None.

#### **Reliability Guidance**

This reliability guidance is intended to notify some guidance related to using raw MLC NAND flash. Although random bit errors may occur during use, it does not necessarily mean that a block is bad. Generally, a block should be marked as bad when a program status failure or erase status failure is detected. The other failure modes may be recovered by a block erase. ECC treatment for read data is mandatory due to the following Data Retention and Read Disturb failures.

#### -Write/Erase Endurance

Write/Erase endurance failures may occur in a cell, page, or block, and are detected by doing a status read after either an auto program or auto block erase operation. The cumulative bad block count will increase along with the number of write/erase cycles.

#### -Data Retention

The data in memory may change after a certain amount of storage time. This is due to charge loss or charge gain. After block erasure and reprogramming, the block may become usable again. Also write/erase endurance deteriorates data retention capability. The figure below shows a generic trend of relationship between write/erase endurance and data retention.



#### -Read Disturb

A read operation may disturb the data in memory. The data may change due to charge gain. Usually, bit errors occur on other pages in the block, not the page being read. After a large number of read cycles (between block erases), a tiny charge may build up and can cause a cell to be soft programmed to another state. After block erasure and reprogramming, the block may become usable again.

 $Considering \ the \ above \ failure \ modes, \ TOSHIBA \ recommends \ following \ usage:$ 

- Please avoid any excessive iteration of resets and initialization sequences (card identification mode) as far as possible after power-on, which may result in read disturb failure. The resets include hardware resets and software resets.
  - e.g.1) Iteration of the following command sequence, CMD0 CMD1 ---

The assertion of CMD1 implies a count of internal read operation in Raw NAND.

CMD0: Reset command, CMD1: Send operation command

e.g.2) Iteration of the following commands, CMD30 and/or CMD31

CMD30: Send status of write protection bits, CMD31: Send type of write protection

#### **Document Revision History**

Rev0.1 Jul. 8<sup>th</sup>, 2011 Rev0.2 Aug. 30<sup>th</sup>, 2011

- Released as preliminary revision.
- Revised the name of the package. (Page1, 4)
- Product weight was changed from TBD to 0.25g typ. (Page2)
- Revised the values of performance. (Page2)
- Revised the values of operating current. (Page2)
- Revised the values of sleep mode current. (Page2)
- Revised the figure of package. (Page4)
- Revised the values of supply current. (Page10)
- Revised the value of [239] PWR\_CL\_DDR\_52\_360 in Extended CSD Register. (Page7)
- Revised the value of [238] PWR\_CL\_DDR\_52\_195 in Extended CSD Register. (Page7)
- Revised the value of [234] MIN\_PERF\_DDR\_R\_8\_52 in Extended CSD Register. (Page7)
- Revised the value of [209] MIN\_PERF\_R\_8\_52 in Extended CSD Register. (Page7)
- Revised the value of [207] MIN\_PERF\_R\_8\_26\_4\_52 in Extended CSD Register. (Page7)
- Revised the value of [205] MIN\_PERF\_R\_4\_26 in Extended CSD Register. (Page8)
- Revised the value of [203] PWR\_CL\_26\_360 in Extended CSD Register. (Page8)
- Revised the value of [202] PWR\_CL\_52\_360 in Extended CSD Register. (Page8)
- Revised the value of [201] PWR CL 26 195 in Extended CSD Register. (Page8)
- Revised the value of [200] PWR\_CL\_52\_195 in Extended CSD Register. (Page8)

Rev1.0 Oct. 15<sup>th</sup>, 2011

- Released as the final version.

#### **RESTRICTIONS ON PRODUCT USE**

- Toshiba Corporation, and its subsidiaries and affiliates (collectively "TOSHIBA"), reserve the right to make changes to the information in this document, and related hardware, software and systems (collectively "Product") without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- Product is intended for use in general electronics applications (e.g., computers, personal equipment, office equipment, measuring equipment, industrial robots and home electronics appliances) or for specific applications as expressly stated in this document. Product is neither intended nor warranted for use in equipment or systems that require extraordinarily high levels of quality and/or reliability and/or a malfunction or failure of which may cause loss of human life, bodily injury, serious property damage or serious public impact ("Unintended Use"). Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields. Do not use Product for Unintended Use unless specifically permitted in this document.
- · Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any
  applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE
  FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY
  WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR
  LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND
  LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO
  SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS
  FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Product is subject to foreign exchange and foreign trade control laws.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product.
   Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA assumes no liability for damages or losses occurring as a result of noncompliance with applicable laws and regulations.